A 3 rd order 3bit sigma-delta modulator with reduced delay time of data weighted averaging

  • Soon Jai Yi
  • , Sun Hong Kim
  • , Hang Geun Jeong
  • , Seong Ik Cho

Research output: Contribution to journalJournal articlepeer-review

Abstract

This paper presents a method of reducing the feedback delay time of DWA(Data Weighted Averaging) used in sigma-delta modulators. The delay time reduction results from the elimination of the latch at the quantizer output and also from the falling edge operation. The designed sigma-delta modulator improves the timing margin about 16%. The sub-circuits of sigma-delta modulator such as SC(Switched Capacitor) integrator, 9-level quantizer, comparator, and DWA are designed with the non-ideal characteristics taken into account. The sigma-delta modulator has a maximum SNR (Signal to Noise Ratio) of 84 dB or 13 bit resolution.

Original languageEnglish
Pages (from-to)539-542
Number of pages4
JournalWorld Academy of Science, Engineering and Technology
Volume71
StatePublished - 2010.11

Keywords

  • DWA
  • Multibit
  • Sigma-delta modulator

Quacquarelli Symonds(QS) Subject Topics

  • Engineering & Technology

Fingerprint

Dive into the research topics of 'A 3 rd order 3bit sigma-delta modulator with reduced delay time of data weighted averaging'. Together they form a unique fingerprint.

Cite this