Skip to main navigation Skip to search Skip to main content

Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design

  • Sang Hak Shin
  • , Jun Myung Choi
  • , Seongik Cho
  • , Kyeong Sik Min*
  • *Corresponding author for this work

Research output: Contribution to journalJournal articlepeer-review

Abstract

In this paper, a CMOS emulator circuit that can reproduce nanoscale memristive behavior is proposed. The proposed emulator circuit can mimic the pinched hysteresis loops of nanoscale memristor memory's current-voltage relationship without using any resistor array, complicated circuit blocks, etc. that may occupy very large layout area. Instead of using a resistor array, other complicated circuit blocks, etc., the proposed emulator circuit can describe the nanoscale memristor's current-voltage relationship using a simple voltagecontrolled resistor, where its resistance can be programmed by the stored voltage at the state variable capacitor. Comparing the layout area between the previous emulator circuit and the proposed one, the layout area of the proposed emulator circuit is estimated to be 32 times smaller than the previous emulator circuit. The proposed CMOS emulator circuit of nanoscale memristor memory will be very useful in developing hybrid circuits of CMOS/nanoscale memristor memory.

Original languageEnglish
Article number454
JournalNanoscale Research Letters
Volume8
Issue number1
DOIs
StatePublished - 2013

Keywords

  • CMOS emulator circuit
  • CMOS/nanoscale memristor co-design
  • Emulator circuit
  • Memristive behavior
  • Memristors
  • Nanoscale memristor memory

Quacquarelli Symonds(QS) Subject Topics

  • Materials Science
  • Physics & Astronomy

Fingerprint

Dive into the research topics of 'Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design'. Together they form a unique fingerprint.

Cite this